# Ultrathin High-Mobility SWCNT Transistors with Electrodes Printed by Nanoporous Stamp Flexography

Dhanushkodi D. Mariappan, Sanha Kim, Junjie Zhao, Hangbo Zhao, Ulrich Muecke, Karen Gleason, Akintunde Ibitayo Akinwande, and A. John Hart\*



(<10  $\mu$ m) transistors, using thin (<100–200 nm) electrodes fabricated by flexographic printing with nanoporous stamps, with single-wall carbon nanotubes (SWCNTs) as the network semiconductor. The nanoporous stamps comprise polymer-coated vertically

Channel width between printed Nanoporous Flexographic electrodes printing stamp

aligned carbon nanotubes and facilitate control of the printed ink thickness in the 50-200 nm range. The measured on-off ratio and mobility meet or exceed those of previously reported SWCNT network transistors fabricated by alternative printing methods.

KEYWORDS: printed electrodes, transistors, flexography, nanoporous stamps, SWCNT networks

**I** igh-throughput, cost-effective manufacturing of electronics including radio frequency identification (RFID) tags,<sup>1</sup> gas sensors, and light-emitting diodes (LEDs) is essential to broader availability of technologies such as smart packages, wearable displays, and skin-conforming medical devices.<sup>2-6</sup> To expand the use of electronics in such daily life products, silicon microfabrication processes are limited in terms of cost, throughput, and substrate flexibility. Printed electronics utilizing scalable printing technologies, such as inkjet, screen printing, gravure, and flexography, are promising alternatives. Therefore, a massive number of research, development, and production of printed electronic devices has been reported in the last two decades.<sup>7–10</sup>

Transistors are a basic building block of printed electronics, and the transistor quality and performance are driven by the choice of materials, degree of miniaturization, and dimensional precision. For example, the performance of the printed displays<sup>11,12</sup> is driven by the thickness and the switching speed of the constituent thin-film transistors.<sup>13,14</sup> The speed of a thin-film transistor depends mainly on the semiconductor carrier mobility and the channel length, measured by the distance between the source and drain electrodes. Thick and nonuniform dielectric and electrode layers in transistors lead to lower breakdown voltages due to large localized electric fields.<sup>13</sup> Therefore, the performance of transistors manufactured by printing technologies is correlated with lateral resolution and the minimum thickness of extant methods.<sup>9</sup>

Most printing technologies for electronics use liquid or polymeric inks, often containing colloidal nanoparticles that are annealed to form films after evaporation of the carrier solvent. As such, limitations to the feature size and thickness are attributed to the coupled, time-dependent fluid and solid mechanics of the printing process. Recently, flexographic printing with significantly finer printed feature dimensions was achieved using nanoporous stamps instead of traditional nonporous polymer stamps.9 The nanoporous stamps can retain the ink within their volume,<sup>9,15</sup> enabling the printed pattern to precisely replicate the shape of stamp features without suffering the squeeze-out and dewetting instabilities that are common in traditional flexography with nonporous elastomeric stamps. Nanoporous flexography, which is capable of printing conductive, dielectric, and semiconducting nanoparticle inks into features having  $\sim 3 \ \mu m$  minimum width and  $\sim$ 30–50 nm thickness at high speed (0.1 m/s),<sup>9,16</sup> is therefore attractive for printing high-performance transistors as elements of future integrated devices.

Here, we demonstrate thin (<100-500 nm), short channel (<10  $\mu$ m) transistors, using electrodes fabricated by flexographic printing with nanoporous stamps, with single-wall carbon nanotubes (SWCNTs) as the network semiconductor. We designed and fabricated a bottom-gate, top-contact transistor as shown in Figure 1A. The device consists of a pdoped silicon gate electrode (resistance =  $0.001-0.005 \Omega$ -cm, thickness = 500  $\mu$ m), thermally grown silicon dioxide (thickness = 300 nm, University Wafer Product No. 1583) dielectric layer, silver source and drain electrodes (thickness ~100–200 nm), and SWCNT network semiconducting layer.

Flexographic printing of silver electrodes was achieved with nanoporous stamps comprising vertically aligned carbon

Received: July 24, 2022 Accepted: October 11, 2022





**Figure 1.** SWCNT transistors with electrodes printed using nanoporous stamps. (A) Schematic of the device and top-view microscope image of the CNT-based printing stamp showing the channel geometry defined by the source and drain electrodes. (B) SEM images of the stamp, showing the top and sidewall surfaces; channel has 10  $\mu$ m length, defined by the gap between stamp islands. (C) Device fabrication steps showing (i) p-doped silicon gate electrode with thermally grown silicon dioxide, (ii) printing of Ag nanoparticle ink to define source and drain electrodes, followed by (iii) annealing to sinter the nanoparticles, and then (iv) deposition of the semiconducting CNT solution, which forms a thin film by spin-coating.

nanotubes (CNTs), which are conformally coated with polymer via initiated chemical vapor deposition (iCVD, Figure 1B). We inked the stamp via spin-coating, and the high porosity ( $\sim$ 90%) of the prepared stamp allows us to retain the liquid ink within their volume. Using the inked stamp designed according to the device, the source and drain electrode pattern (Figure 1C) was printed directly onto the oxide-coated silicon wafer. For successful printing, control of contact pressure was essential and must lie within a range determined by the stiffness of the CNTs, CNT-CNT spacing, and the standard deviation of the lengths of CNTs.<sup>9,15</sup> In a prior work, we estimate the pressure range where the area ratio (ratio of area of stamp pattern to printed pattern) is  $\sim 1$  using experiments and analytical modeling. The thickness of the printed layer can be controlled via the speed at which the stamp is retracted away from the substrate after contact. During printing, in a custom-built plate-to-plate printing apparatus,<sup>9</sup> we brought the stamp into contact with the wafer and applied a contact pressure of ~50 to 100 kPa using a weight. After maintaining contact for  $\sim 15$  s, we retracted the stamp quasi-statically ( $\sim 1$ mm/s) enabling printing of layers with thickness greater than 200 nm after solvent evaporation.

The liquid ink (736511, Sigma-Aldrich) contained less than 10 nm silver nanoparticles dispersed in tetradecane with  $\sim$ 50–60% weight concentration. After drying for 2 min in ambient conditions, the substrate with the printed ink pattern was annealed to retain the electrical conductivity by sintering the metal particles into a continuous film (Figure 2A–C). Here,

the annealing condition needs to be appropriately controlled considering the printed thickness, as excessive temperature and/or annealing time can cause dewetting and breakup of the Ag film. Annealing was performed in ambient conditions on a hot plate with a set temperature of 200-500 °C.<sup>17</sup> Higher annealing temperature and longer annealing time results in greater grain size and therefore can enhance the electrical conductivity, yet voids may form once the local metal grain size exceed the layer thickness, and therefore the conductivity reduces. At sintering temperatures below 300 °C coarsening and densification is insufficient, and at temperatures above 300 °C, though continuous films with large grains form locally, several voids form, and this can lead to large variations in the measured conductivity of the sintered films (Figure 2D). At the sintering temperature of 300 °C, it is possible to form continuous layers with few voids for printed layers of thicknesses varying from 50 to 250 nm (Figure 2E). With appropriate annealing, the measured conductivity (Figure 2F,G) of the annealed source and drain electrodes was 4.25  $\times$  10<sup>7</sup> S/m, which is 70% of that of bulk silver.

The annealing condition should be adjusted according to the printing thickness. For experimental investigation, we printed electrodes with different thickness of  $\sim$ 50, 110, and 185 nm (Figure 2C). We observed the SEM images of the annealed samples to assess the continuity of films qualitatively (Figure 2E). For the thinnest layers ( $\sim$ 50 nm), dewetting leads to discontinuities in the sintered layers. The resistance of the sintered layers was measured by printing lines of length  $\sim$ 850



**Figure 2.** Analysis of sintering of printed Ag nanoparticle inks to conductive electrodes. (A) Schematic of transformation of thin ink film to continuous conductive layer after solvent evaporation and sintering. (B) Optical microscope and SEM images of printed source and drain electrodes. (C) Cross-sectional profiles of printed Ag ink lines before annealing having thicknesses of 185.5, 109.5, and 52.6 nm. (D) Comparison of Ag film morphology after the sample is annealed at 200, 300, 400, and 500 °C for 10 min. (E) Comparison of Ag film morphology after the samples are annealed at 300 °C for 10 min, for corresponding as-printed ink thicknesses. (F) IV characteristics of the source and drain electrodes exhibiting conductivity of ~70% of bulk silver after appropriate annealing. (G) Resistance of printed electrodes according to printed layer thickness and annealing temperature (times fixed to 10 min).

 $\mu$ m and width ~10  $\mu$ m (Figure 2G). The resistance decreases with increasing sintering temperature for lines of thicknesses greater than 100 nm (Figure 2G). At 250 °C sintering temperature, resistance is high and has the largest variation with thickness. At 350 °C sintering temperature, resistance is the lowest for all thicknesses, but there is large variation with thickness. But, at 300 °C sintering temperature, for printed films of  $t_{av} \approx 50-250$  nm, resistance has minimum variation with thickness. Therefore, 300 °C was determined to be the optimal sintering temperature, and good quality features with conductivity of 4.4 × 10<sup>7</sup> S/m (~70% of bulk silver), and the minimum sintering time is ~1 min.

We selected SWCNTs as the semiconducting layer, owing to the compatibility of solution-based SWCNT deposition with nonlithographic fabrication. The performance of CNT network transistors strongly depends not only on the quality of individual CNTs but also on the CNT density. We deposited the semiconducting layer on top of our printed source and drain electrodes via spin-coating, and the density was tunable by the droplet volume, spin-coating speed, and duration. Here, a 300  $\mu$ L droplet of ink (NanoIntegris, IsoSol-S100, 99.9% purity) was pipetted onto the wafer, and then the wafer was spun to 1500 rpm for 15 s in a spin-coater (Specialty Coating Systems, G3P SPINCOAT). No surface pretreatment was used before deposition. The measured density of the network of SWNCTs is ~100 SWCNTs/ $\mu$ m<sup>2</sup> (Figure 3A, Figure S1), which is above the percolation threshold<sup>18,19</sup> (>40 SWCNTs/ $\mu$ m<sup>2</sup>) resulting in high on-conductance and mobility.

The transfer characteristics of the fabricated transistors were measured by varying  $V_g$  from -10 to +10 V and measuring  $I_d$ for  $V_d = 1$ , 5, 7, 9, and 10 V. Figure 3B, Figure S2 shows the transfer characteristics for the transistor with a channel length of 7  $\mu$ m. The on-off ratio of the transistors exceeded 10<sup>3</sup>, and the threshold voltage varied from 1 to 8 V. The mobility is calculated based on the slope of the plot of  $\sqrt{I_d}$  against  $V_g$ using the following equation (see Supporting Information)

$$\sqrt{I_{\rm d}} = \sqrt{\frac{\mu C_{\rm ox} W}{2L}} (V_{\rm g} - V_{\rm T})$$

where  $\mu$ ,  $C_{ox}$ , and  $V_{\rm T}$  are the mobility, oxide capacitance, and threshold voltage, respectively. Figure S3 compares the transfer characteristics at  $V_{\rm d} = 1$  V for three transistors with channel lengths of 6.6, 12.4, and 146  $\mu$ m. The mobility increases from 13.8 cm<sup>2</sup>/(V s) for  $L = 12.4 \,\mu$ m to 39.5 cm<sup>2</sup>/(V s) for  $L = 146 \,\mu$ m (Table S1). The mobility variation with channel length is



**Figure 3.** Characteristics of SWCNT transistors fabricated using sintered Ag electrodes. (A) SEM images of spin-coated SWCNT film on top of Ag electrodes. (B) Transfer characteristics of the transistor (channel length 7  $\mu$ m) for drain voltages varying from -10 to -1 V. (C) Mobility and (D) on-off ratio according to the channel length of the transistors reported in this work and comparison with other previous SWCNT-based transistors.

likely due to the variation in the SWCNT network density between the devices of different channel lengths. The extracted mobility is also likely affected by the contact resistance and its variations. The low on-off ratio is likely due to high contact resistance. The output resistance calculated from the output characteristics (Figure S4) does not vary significantly with the gate voltage, which is one of the indicators of high contact resistance in the device.

The on-off ratio and the mobility of our transistors were determined in the range of  $10^3-10^4$  and  $\sim 13-39$ , respectively, which are comparable to those of other printed transistors (Figure 3C,D).<sup>7,8,20-27</sup> The total thickness of the device excluding the gate (p-doped Si) layer is  $\sim 400-600$  nm, which is thinner than other printed transistors reported in literature.<sup>13,28</sup> With nanoporous stamps, ultrathin layers can be printed, as the ink transfer volume per unit length is the lowest as compared to other printing processes.<sup>9</sup> Notably, nanoporous stamps can be adopted to continuous manufacturing by fabricating CNTs on a roller and using a continuous inking system. In prior work, we have shown also compatibility with continuous printing in a plate to roll format, and the combination of speed (>200 mm/s) and resolution ( $\sim 3 \mu$ m) surpasses that of published process capabilities for flexography, gravure, inkjet, and screen printing processes.<sup>9</sup>

We have demonstrated a thin film transistor (TFT) with good performance characteristics. To demonstrate a fully printed device on flexible substrates, printing of gate and dielectrics and optimization of sintering conditions are required, and we expect these can be achieved. The printing of SWCNT networks can also be studied. By using layer-tolayer registration and achieving a designed overlap between the source and drain electrodes and dielectric layer, leakage currents can be reduced to achieve even higher on–off ratios  $(>10^4)$  than what has been achieved in this work.

#### METHODS

Stamp Fabrication. The stamp consists of source and drain electrodes with different channel lengths ( $L = 5-150 \ \mu m$ ) and fixed width ( $W = 200 \ \mu m$ ). An exemplary stamp is shown in Figure 1B. To fabricate the stamps,9 first vertically aligned CNT arrays (CNT "forests") are grown on lithographically patterned silicon substrates by atmospheric pressure chemical vapor deposition (CVD). Then, the top entangled "crust" layer (<1  $\mu$ m thickness) is removed by a brief oxygen plasma etching (Diener, Femto Plasma System) and coated with a thin layer (~20 nm) of poly(perfluorodecyl acrylate) (pPFDA) using initiated CVD (iCVD).<sup>9,29,30</sup> The plasma etching is critical to remove the stiff and rough crust, which is not desirable for highresolution printing because it results in nonuniform contact against the target substrate. The pPFDA coating followed by a second plasma treatment allow liquid infiltration and solvent evaporation without shrinkage or collapse of the CNT forest by elastocapillary densification. The final plasma-treated pPFDA-CNT microstructures are highly porous (>90% porosity) with nanometer pore size ( $\sim$ 100– 200 nm), allow liquid infiltration without deformation due to capillary forces, and are mechanically compliant, enabling uniform contact with the target substrates.

**Inking.** The ink used in this study is composed of silver nanoparticles dispersed in tetradecane (Sigma-Aldrich, 736511). The surface tension and viscosity of the ink are 27 mN/m and 10 mPa-s, respectively, and the ink exhibits good conductivity (30–60% of bulk silver) after annealing.<sup>9</sup> The particle concentration is 50–60 wt % with particle sizes less than 10 nm. A 100  $\mu$ L droplet of ink is pipetted onto the stamp, and then the stamp is spun to 1500 rpm for 1–3 min in a spin-coater.

**Annealing.** A hot plate was used to do rapid annealing of the silver nanoparticles after the silver ink was printed. The hot plate was set to 300  $^{\circ}$ C, and the stamps were placed on the hot plate after it reached the set point. The stamps were left on the hot plate for 1 min for annealing.

**Device Characterization.** A DC probe station and semiconductor parameter analyzer (Agilent 4155C, Easy Expert software) were used for the measurement of conductivity of the annealed electrodes and the transfer characteristics of the TFTs.

# ASSOCIATED CONTENT

## Supporting Information

The Supporting Information is available free of charge at https://pubs.acs.org/doi/10.1021/acsanm.2c03247.

Fabrication of transistor by printing silver nanoparticles and forming a continuous layer by sintering and deposition of SWCNT networks with organic solvent based ink, Transfer characteristics of the transistor (channel length 7  $\mu$ m) for drain voltages varying from 1 to 10 V, Transfer Characteristics of the transistors with channel lengths varying from 6.6 to 146  $\mu$ m plotted as  $\sqrt{I_d}$  against  $V_g$  for calculation of mobility and on-off ratio, Output characteristics of the transistor (channel length 7  $\mu$ m) for gate voltages varying from -3 to -0.5 V, On-off ratio and mobility values for the transistors calculated from the transfer characteristics, Mobility calculation using model for linear region (PDF)

# AUTHOR INFORMATION

### **Corresponding Author**

A. John Hart – Department of Mechanical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States; orcid.org/0000-0002-7372-3512; Email: ajhart@mit.edu

#### Authors

- Dhanushkodi D. Mariappan Department of Mechanical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States; orcid.org/0000-0002-4376-2238
- Sanha Kim Department of Mechanical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States; Department of Mechanical Engineering, Korea Advanced Institute of Science and Technology, Daejeon 34141, South Korea; orcid.org/ 0000-0002-3548-6173

Junjie Zhao – Department of Chemical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States

Hangbo Zhao – Department of Mechanical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States; Orcid.org/0000-0001-5229-4192

Ulrich Muecke – Department of Mechanical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States

Karen Gleason – Department of Chemical Engineering, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States; Orcid.org/0000-0001-6127-1056

Akintunde Ibitayo Akinwande – Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge 02139 Massachusetts, United States Complete contact information is available at: https://pubs.acs.org/10.1021/acsanm.2c03247

### Notes

The authors declare no competing financial interest.

#### ACKNOWLEDGMENTS

Financial support was provided by the National Science Foundation (CMMI-1826216, CMMI-1463344), the MIT Energy Initiative Seed Fund, the MIT-Skoltech Next Generation Program (First Round, 2016-2019), and BAE Systems. We thank A. Zubair, E. McVay, and M. Hempel for assistance in measurements of transfer characteristics. CNT catalyst deposition and patterning were performed at the MIT Microsystems Technology Laboratory (MTL). Electron microscopy and profilometry were performed at the shared experimental facilities at the MIT Center for Materials Science and Engineering (CMSE) supported in part by the MRSEC Program of the National Science Foundation under Award No. DMR-1419807.

### REFERENCES

(1) Want, R. A. Key to Automating Everything Already Common in Security Systems. *Sci. Am.* **2004**, 290 (1), 56–65.

(2) Vena, A.; Perret, E.; Tedjini, S.; Eymin Petot Tourtollet, G.; Delattre, A.; Garet, F.; Boutant, Y. Design of Chipless RFID Tags Printed on Paper by Flexography. *IEEE Trans Antennas Propag* **2013**, *61* (12), 5868–5877.

(3) Ostfeld, A. E.; Deckman, I.; Gaikwad, A. M.; Lochner, C. M.; Arias, A. C. Screen Printed Passive Components for Flexible Power Electronics. *Sci. Rep* **2015**, *5*, 1–11.

(4) Wang, X.; Zhang, Y.; Guo, R.; Wang, H.; Yuan, B.; Liu, J. Conformable Liquid Metal Printed Epidermal Electronics for Smart Physiological Monitoring and Simulation Treatment. *J. Micromech. Microeng.*, 2018, 28, 3 DOI: 10.1088/1361-6439/aaa80f.

(5) Kuberský, P.; Syrový, T.; Hamacek, A.; Nešpůrek, S.; Stejskal, J. Printed Flexible Gas Sensors Based on Organic Materials. In *Procedia Engineering;* Elsevier Ltd, 2015; Vol. 120, pp 614–617. DOI: 10.1016/j.proeng.2015.08.746.

(6) Gao, W.; Ota, H.; Kiriya, D.; Takei, K.; Javey, A. Flexible Electronics toward Wearable Sensing. *Acc. Chem. Res.* **2019**, *52* (3), 523–533.

(7) Grubb, P. M.; Mokhtari Koushyar, F.; Lenz, T.; Asghari, A.; Gan, G.; Xia, W.; Dalir, H.; Subbaraman, H.; Chen, R. T. High Speed Rollto-Roll Printable Transistor Enabled by a Pulsed Light Curable CNT Ink. *Journal of Manufacturing and Materials Processing* **2019**, *3* (2), 33. (8) Lau, P. H.; Takei, K.; Wang, C.; Ju, Y.; Kim, J.; Yu, Z.; Takahashi, T.; Cho, G.; Javey, A. Fully Printed, High Performance

Carbon Nanotube Thin-Film Transistors on Flexible Substrates. Nano Lett. 2013, 13 (8), 3864–3869, DOI: 10.1021/nl401934a.

(9) Kim, S.; Sojoudi, H.; Zhao, H.; Mariappan, D.; McKinley, G. H.; Gleason, K. K.; Hart, A. J. Ultrathin High-Resolution Flexographic Printing Using Nanoporous Stamps. *Sci. Adv.* **2016**, 2 (12), No. e1601660.

(10) Reddy, A. S. G.; Narakathu, B. B.; Eshkeiti, A.; Bazuin, B. J.; Joyce, M.; Atashbar, M. Z. Fully Printed Organic Thin Film Transistors (OTFT) Based Flexible Humidity Sensors. In *Proceedings* of *IEEE Sensors*; IEEE Computer Society, 2013. DOI: 10.1109/ ICSENS.2013.6688309.

(11) Wang, C.; Zhang, J.; Ryu, K.; Badmaev, A.; Arco, L. G. De.; Zhou, C. Wafer-Scale Fabrication of Separated Carbon Nanotube Thin-Film Transistors for Display Applications. *Nano Lett.* **2009**, 9 (12), 4285–4291, DOI: 10.1021/nl902522f.

(12) Suzuki, K.; Yutani, K.; Nakashima, M.; Onodera, A.; Mizukami, S.; Kato, M.; Tano, T.; Tomono, H.; Yanagisawa, M.; Kameyama, K. All-Printed Organic TFT Backplanes for Flexible Electronic Paper. In

International Symposium on Electronic Paper 2010, Yokohama, Japan, 2010; The Imaging Society of Japan.

(13) Fukuda, K.; Someya, T. Recent Progress in the Development of Printed Thin-Film Transistors and Circuits with High-Resolution Printing Technology. *Adv. Mater.* **2017**, *29* (25), 1602736.

(14) Khan, S.; Lorenzelli, L.; Dahiya, R. S. Technologies for Printing Sensors and Electronics over Large Flexible Substrates: A Review. *IEEE Sens J.* 2015, 15 (6), 3164–3185.

(15) Mariappan, D. D.; Kim, S.; Boutilier, M. S. H.; Zhao, J.; Zhao, H.; Beroz, J.; Muecke, U.; Sojoudi, H.; Gleason, K.; Brun, P. T.; Hart, A. J. Dynamics of Liquid Transfer from Nanoporous Stamps in High-Resolution Flexographic Printing. *Langmuir* **2019**, *35* (24), 7659–7671.

(16) Mariappan, D. D.; Kim, S.; Hart, A. J. A Precision Desktop Plate-to-Roll Apparatus for Development of Advanced Flexographic Printing Processes. *Precis Eng.* **2020**, *66*, 392–400.

(17) Kim, J.; Oh, J.; Jung, K.-M.; Park, K.; Kim, Y.-S.; Jeon, J.-H. Ultrathin Flexible Thin Film Transistors with CYTOP Encapsulation by Debonding Process. *Semicond. Sci. Technol.* **2019**, *34*, 075015.

(18) Kocabas, C.; Pimparkar, N.; Yesilyurt, O.; Kang, S. J.; Alam, M. A.; Rogers, J. A. Experimental and Theoretical Studies of Transport through Large Scale, Partially Aligned Arrays of Single-Walled Carbon Nanotubes in Thin Film Type Transistors. *Nano Lett.* **2007**, *7* (5), 1195–1202.

(19) Zhou, Y.; Gaur, A.; Hur, S.-H.; Kocabas, C.; Meitl, M. a.; Shim, M.; Rogers, J. a. P-Channel, n-Channel Thin Film Transistors and P– n Diodes Based on Single Wall Carbon Nanotube Networks. *Nano Lett.* **2004**, *4* (10), 2031–2035.

(20) Yu, M.; Wan, H.; Cai, L.; Miao, J.; Zhang, S.; Wang, C. Fully Printed Flexible Dual-Gate Carbon Nanotube Thin-Film Transistors with Tunable Ambipolar Characteristics for Complementary Logic Circuits. *ACS Nano* **2018**, *12* (11), 11572–11578.

(21) Cao, C.; Andrews, J. B.; Kumar, A.; Franklin, A. D. Improving Contact Interfaces in Fully Printed Carbon Nanotube Thin-Film Transistors. *ACS Nano* **2016**, *10* (5), 5221–5229.

(22) Homenick, C. M.; James, R.; Lopinski, G. P.; Dunford, J.; Sun, J.; Park, H.; Jung, Y.; Cho, G.; Malenfant, P. R. L. Fully Printed and Encapsulated SWCNT-Based Thin Film Transistors via a Combination of R2R Gravure and Inkjet Printing. *ACS Appl. Mater. Interfaces* **2016**, *8* (41), 27900–27910.

(23) Schießl, S. P.; Fröhlich, N.; Held, M.; Gannott, F.; Schweiger, M.; Forster, M.; Scherf, U.; Zaumseil, J. Polymer-Sorted Semiconducting Carbon Nanotube Networks for High-Performance Ambipolar Field-Effect Transistors. *ACS Appl. Mater. Interfaces* **2015**, 7 (1), 682–689.

(24) Miyata, Y.; Shiozawa, K.; Asada, Y.; Ohno, Y.; Kitaura, R.; Mizutani, T.; Shinohara, H. Length-Sorted Semiconducting Carbon Nanotubes for High-Mobility Thin Film Transistors. *Nano Res.* **2011**, *4* (10), 963–970.

(25) Cao, C.; Andrews, J. B.; Franklin, A. D. Completely Printed, Flexible, Stable, and Hysteresis-Free Carbon Nanotube Thin-Film Transistors via Aerosol Jet Printing. *Adv. Electron Mater.* **2017**, *3* (5), 1–10.

(26) Lee, H. W.; Yoon, Y.; Park, S.; Oh, J. H.; Hong, S.; Liyanage, L. S.; Wang, H.; Morishita, S.; Patil, N.; Park, Y. J.; Park, J. J.; Spakowitz, A.; Galli, G.; Gygi, F.; Wong, P. H. S.; Tok, J. B. H.; Kim, J. M.; Bao, Z. Selective Dispersion of High Purity Semiconducting Single-Walled Carbon Nanotubes with Regioregular Poly(3-Alkylthiophene)s. *Nat. Commun.* **2011**, *2* (1). DOI: 10.1038/ncomms1545.

(27) Molina-Lopez, F.; Gao, T. Z.; Kraft, U.; Zhu, C.; Öhlund, T.; Pfattner, R.; Feig, V. R.; Kim, Y.; Wang, S.; Yun, Y.; Bao, Z. Inkjet-Printed Stretchable and Low Voltage Synaptic Transistor Array. *Nat. Commun.* **2019**, *10* (1). DOI: 10.1038/s41467-019-10569-3.

(28) White, M. S.; Kaltenbrunner, M.; Głowacki, E. D.; Gutnichenko, K.; Kettlgruber, G.; Graz, I.; Aazou, S.; Ulbricht, C.; Egbe, D. A. M.; Miron, M. C.; Major, Z.; Scharber, M. C.; Sekitani, T.; Someya, T.; Bauer, S.; Sariciftci, N. S. Ultrathin, Highly Flexible and Stretchable PLEDs. *Nat. Photonics* **2013**, 7 (10), 811–816. (29) Gupta, M.; Gleason, K. K. Initiated Chemical Vapor Deposition of Poly(1H,1H,2H,2H-Perfluorodecyl Acrylate) Thin Films. *Langmuir* **2006**, 22 (24), 10047–10052.

(30) Sojoudi, H.; Kim, S.; Zhao, H.; Annavarapu, R. K.; Mariappan, D.; Hart, A. J.; McKinley, G. H.; Gleason, K. K. Stable Wettability Control of Nanoporous Microstructures by ICVD Coating of Carbon Nanotubes. *ACS Appl. Mater. Interfaces* **2017**, *9* (49), 43287.